8-Bit Computer George Sleen

# May 18<sup>th</sup>, 2024

### **Overview**

### **Design Goal:**

Create from scratch <sup>1</sup> a Turing complete 8 bit computer.

### Timeline:

| May:                           | Logic family                          |
|--------------------------------|---------------------------------------|
| Design decisions               | Proof of concept logic gates          |
|                                | What are the macro components I need? |
| June:                          |                                       |
| Logisim macro components,      |                                       |
| Breadboard macro components    |                                       |
| July:                          |                                       |
| Full Logisim computer,         |                                       |
| Breadboard macro components    |                                       |
| August:                        |                                       |
| Complete design, Manufacturing |                                       |

## **Logic Families**

|                                   | Pros                                                                                   | Cons                                                                                              |
|-----------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Resistor Transistor Logic (RTL)   | Incredibly simple BJT transistors Inexpensive components Static electricity resistant  | Power inefficient Lots of components needed Slow switching speed Susceptible to noise Bad fan out |
| Diode Transistor Logic (DTL)      | BJT transistors Inexpensive components Static electricity resistant Handles noise well | Power inefficient More complicated than RTL Lots of components needed Slow switching speed        |
| Transistor Transistor Logic (TTL) | Power efficient BJT transistors Inexpensive components Static electricity resistant    | Ideally uses multiple emitter transistors More complicated than RTL Lots of components needed     |

 $<sup>^{\</sup>rm 1}\,\text{I}$  will not be manufacturing resistors and transistors.

| Complementary Metal Oxide  | Incredibly power efficient                          | Static electricity susceptible |
|----------------------------|-----------------------------------------------------|--------------------------------|
| Semiconductor Logic (CMOS) | Logic (CMOS) Very fast switching speed Expensive co |                                |
|                            |                                                     | Complicated logic gates        |

There are of course more logic families, these are simply the most common and have differences that will be relevant to the project. Due to the low clock speed of the final computer, I don't have to worry too much about transistor saturation<sup>2</sup>.

After screening<sup>3</sup> I cut DTL for the more complicated gate design and CMOS for the price and complexity again. Comparing TTL and RTL, RTL's simplicity won out for me. I do not have access to an oscilloscope currently and I want to minimize the amount of high-speed troubleshooting I need to do.

### **Digital Logic**

### **Logic Gates**

The fundamental building blocks of digital logic, these simply take in one or more input and give back one output.

Logic gates are commonly shown as block diagrams, which are summarized below:

|        | Block Diagram | 7            | Truth Tabl       | е                       |
|--------|---------------|--------------|------------------|-------------------------|
| BUFFER |               | 1N<br>0<br>1 |                  | OUT<br>0<br>1           |
| NOT    | <del></del>   | IN<br>0<br>1 |                  | OUT<br>1<br>0           |
| AND    |               | A 0 1 0 1 1  | B<br>0<br>0<br>1 | OUT<br>0<br>0<br>0<br>0 |

<sup>&</sup>lt;sup>2</sup> If your project is going to run at a very high clock speed, or you care about transistor saturation you should look at Schottky TTL.

<sup>&</sup>lt;sup>3</sup> Yes, we're using APSC 100-101 terminology.

| NAND | A 0 1 0 1     | B 0 0 1 1 1      | OUT 1 1 1 1 0           |
|------|---------------|------------------|-------------------------|
| OR   | A 0 1 0 1     | B<br>0<br>0<br>1 | OUT<br>0<br>1<br>1      |
| NOR  | <br>A 0 1 0 1 | B 0 0 1 1 1      | OUT 1 0 0 0 0           |
| XOR  | A 0 1 0 1     | B 0 0 1 1 1      | OUT<br>0<br>1<br>1<br>0 |
| XNOR | A 0 1 0 1     | B<br>0<br>0<br>1 | OUT 1 0 0 1             |

## **Boolean Algebra**

Boolean algebra allows us to compute what will happen in a more complex circuit. All the logic gates above can be represented through 4 mathematical operations:

|     |         |                        | IN | OUT |
|-----|---------|------------------------|----|-----|
| NOT | $ar{A}$ | Inverts the value of A | 0  | 1   |
|     |         |                        | 1  | 0   |
|     |         |                        |    |     |

|     |              | 1                                  |           |                  |                    |
|-----|--------------|------------------------------------|-----------|------------------|--------------------|
| OR  | A + B        | Returns 1 if either A or<br>B is 1 | A 0 1 0 1 | B<br>0<br>0<br>1 | OUT<br>0<br>1<br>1 |
| AND | AB           | Returns 1 if both A<br>and B are 1 | A 0 1 0 1 | B<br>0<br>0<br>1 | OUT<br>0<br>0<br>0 |
| XOR | $A \oplus B$ | Returns 1 if only A or B<br>is 1   | A 0 1 0 1 | B 0 0 1 1 1      | OUT<br>0<br>1<br>1 |

We can combine these operations to get any of the logic gates above.

## **RTL Logic Gates**







https://www.youtube.com/watch?v=nB6724G3b3E

May 25<sup>th</sup>, 2024

## **Physical Logic Gates**

After creating the schematics for physical RTL logic gates last week, I built all of them up on breadboards:





### **74LS Series Chips**

Making a computer out of entirely transistors is... completely pointless. As I've built up logic gates from transistors, I will now be using the 74LS series for all my logic. It's TTL with Schottky diodes for ultra fast switching speed.

### **Half Complete Clock Module**

Ben eater has an amazing video on the 555 timer (among other things) which I'm using for my clock module. It has both an automatic and manual step mode with variable timings and a debounced button.

Here is what I could make this week with the components I had on hand:



Video to come next week.

### **Half Adder**

One of the big parts I'll need for the final computer is an arithmetic and logic unit (ALU). The final design will be able to add, subtract, AND, OR, NAND, NOR, and XOR the numbers in registers A and B, then output them to register C.

The "core" of the ALU is the adder, and all that it does is add two 8-bit numbers together.

Next week will include what a full adder entails, and the algorithm for why a half adder doesn't work.



**Almost Complete Simulated Computer** 

Before committing to buying chips and manufactured PCB's I went through exercises and built a Turing complete computer<sup>4</sup> in a digital logic simulator



There are still improvements to be made, for example there's no circuitry to XOR and no stack implementation yet, however this is a great starting point for building my computer and lets me know exactly what I'll need for the final design.

### **Macro Components**

The final design of this project will be relatively tame, and as such doesn't require and exorbitant number of parts.

#### Core part list.

<sup>&</sup>lt;sup>4</sup> A Turing complete computer, given enough time and memory can compute any computable problem.

| Part                               | Purpose                                                                                                                                                                                                                                           | Number Required |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Arithmetic and Logic Unit<br>(ALU) | Do the following to 8-bit numbers in registers 1 and 2, then output to register 3:  - Add - Subtract - AND - OR - NAND - NOR - XOR - XNOR                                                                                                         | 1               |
| Registers                          | Receive, store, and send 8-bit numbers on the bus.                                                                                                                                                                                                | 5               |
| Condition Unit                     | Checks the 8-bit number in register 3 if it meets one of the following conditions, if it does change the program counter's value to what is in register 0:  - Never - Always - Reg3 = 0 - Reg3 ≠ 0 - Reg3 ≥ 0 - Reg 3 > 0 - Reg 3 < 0 - Reg 3 ≤ 0 | 1               |
| Program Counter                    | Counts up by 1 each clock cycle, then outputs that number to memory. If it receives a signal from the condition unit then it will change its value to the value in register 0.                                                                    | 1               |
| Memory                             | Stores the program of the computer in 8-bit numbers called opcodes. The opcode                                                                                                                                                                    | 1               |

| -                   |                                                                                                                                                                                                                                                                                                                         |   |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                     | output will correspond to the                                                                                                                                                                                                                                                                                           |   |
|                     | program counter's output.                                                                                                                                                                                                                                                                                               |   |
|                     |                                                                                                                                                                                                                                                                                                                         |   |
| Instruction Decoder | Does one of the following with the current opcode:  - Put the opcode value into reg0 (immediate)  - Copy from one register to another (copy)  - Do a mathematical operation with the ALU (compute)  - Check if a condition is met with reg3, if it is change the program counter value to the value in reg0 (condition) | 1 |
| Clock               | Outputs a square wave to all synchronous components. Can run automatically or manually.                                                                                                                                                                                                                                 | 1 |

These are the main bits, but I'll need "glue logic" as well.